

# SANYO Semiconductors **DATA SHEET**

# LA6324NJM-

# Monolithic Linear IC **High-Performance Quad**

# Operational Amplifier

#### Overview

The LA6324NJM is a high-performance quad operational amplifier that can operate from a single voltage power supply. It features a built-in phase correction circuit. It can also operate from a dual power supply with both positive and negative levels and features low power consumption. The LA6324NJM is a wide operating temperature range (Topr = -40 to 85°C) allows the device to be used for a wide variety of applications in consumer products as well as industrial equipment, including automotive applications (excluding critical safety components).

#### **Functions**

• High-performance quad operational amplifier

## **Specifications**

#### **Maximum Ratings** at $Ta = 25^{\circ}C$

| Parameter                   | Symbol              | Conditions | Ratings     | Unit |
|-----------------------------|---------------------|------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |            | 32          | V    |
| Differential input voltage  | V <sub>ID</sub>     |            | 32          | V    |
| Maximum input voltage       | V <sub>IN</sub> max |            | -0.3 to +32 | V    |
| Output short time *1        | VO <sub>sh</sub> T  |            | Infinity    | sec  |
| Allowable power dissipation | Pd max              | Ta≤25°C *2 | 330         | mW   |
| Operating temperature       | Topr                |            | -40 to +85  | °C   |
| Storage temperature         | Tstg                |            | -55 to +150 | °C   |

<sup>\*1: 15</sup>V or less, only by one arbitrary channel. Moreover,the LA6324NJM must be used under the conditions that its maximum power dissipation(Pd max) is not exceeded and the following derating factor is observed.

### **Recommended Operating Conditions** at $Ta = 25^{\circ}C$

| Parameter      | Symbol | Conditions | Ratings |     |     | 11-2 |
|----------------|--------|------------|---------|-----|-----|------|
|                |        |            | min     | typ | max | Unit |
| Supply voltage | Vcc    |            | 3       |     | 24  | V    |

- Any and all SANYO Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO Semiconductor representative nearest you before using any SANYO Semiconductor products described or contained herein in such applications.
- SANYO Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor products described or contained herein.

#### **SANYO Semiconductor Co., Ltd.**

<sup>\*2:</sup> At Ta>25°C,a derating factor of -2.64mW/°C.

# LA6324NJM

# **Electrical Characteristics** at Ta = 25°C, $V_{CC} = 5V$

| Parameter                       | Symbol                | Conditions                                     | Test    | Ratings |     |                      | 1.1-2 |
|---------------------------------|-----------------------|------------------------------------------------|---------|---------|-----|----------------------|-------|
|                                 |                       |                                                | Circuit | min     | typ | max                  | Unit  |
| Input offset voltage            | VIO                   |                                                | 1       |         | ±2  | ±7                   | mV    |
| Input offset current            | lio                   | I <sub>IN</sub> (+)/I <sub>IN</sub> (-)        | 2       |         | ±5  | ±50                  | nA    |
| Input bias current              | Ι <sub>Β</sub>        | I <sub>IN</sub> (+)/I <sub>IN</sub> (-)        | 3,4     |         | 45  | 250                  | nA    |
| Common-mode input voltage range | VICM                  |                                                | 5       | 0       |     | V <sub>CC</sub> -1.5 | V     |
| Common-mode rejection ratio     | CMR                   | V <sub>CC</sub> = 30V                          | 5       | 65      | 80  |                      | dB    |
| Large-amplitude voltage gain    | VG                    | V <sub>CC</sub> = 15V, R <sub>L</sub> ≥2kΩ     | 6       | 25      | 100 |                      | V/mV  |
| Output voltage range            | VOUT                  |                                                |         | 0       |     | V <sub>CC</sub> -1.5 | V     |
| Supply voltage rejection ratio  | SVR                   |                                                | 11      | 65      | 100 |                      | dB    |
| Channel separation              | CS                    | f = 1k to 20kHz                                | 7       |         | 120 |                      | dB    |
| Current drain                   | lcc                   |                                                |         |         | 0.6 | 2                    | mA    |
|                                 |                       | V <sub>CC</sub> = 30V                          | 8       |         | 1.5 | 3                    | mA    |
| Output current (source)         | I <sub>O source</sub> | V <sub>IN</sub> + = 1V, V <sub>IN</sub> - = 0V | 9       | 20      | 40  |                      | mA    |
| Output current (sink)           | I <sub>O sink</sub>   | V <sub>IN</sub> + = 0V, V <sub>IN</sub> - = 1V | 10      | 10      | 20  |                      | mA    |

# **Package Dimensions**

unit : mm 3034B





# **Pin Assignment**



# **Equivalent Circuit**



# **Test Circuits**

1. Input offset voltage VIO



2. Input offset current I<sub>IO</sub>



3. Input bias current IB (-)



4. Input bias current IB (+)



# 5. Common-mode rejection ratio CMR Common-mode input voltage range VICN



CMR V<sub>I</sub>=±7.5V

$$CMR=20log \frac{15 \times 100}{|\Delta V_O|}$$

OMP05206

#### 6. Voltage gain VG



$$VG = \frac{R2}{R1}$$
OMP05207

### 7. Channel separation CH sep



When the switch is in the "a" position

$$CS(A \rightarrow B) = 20 \log \frac{R2 \vee_{OA}}{R1 \vee_{OB}}$$

When the switch is in the "b" position

$$CS(B \rightarrow A) = 20 \log \frac{R2 \text{ VOB}}{R1 \text{ VOA}}$$

OMP05208

### 9. Output current Io source



# 8. Current drain I<sub>CC</sub>



10. Output current Io sink



### 11. Supply voltage rejection ratio SVR (+)

#### 12. Supply voltage rejection ratio SVR (-)



$$SVR(+)=20log \left| \frac{\Delta V_{CC} \times 100}{\Delta V_{O}} \right|$$



SVR(—)=20log 
$$\left| \frac{\Delta V_{\text{EE}} \times 100}{\Delta V_{\text{O}}} \right|$$

- Specifications of any and all SANYO Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Semiconductor Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Semiconductor Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of January, 2006. Specifications and information herein are subject to change without notice.